# Intel® Xeon® Processor E5-2600 v4 Product Family **Specification Update** **December 2016** Reference Number: 333811-002US Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at Intel.com, or from the OEM or retailer. No computer system can be absolutely secure. Intel does not assume any liability for lost or stolen data or systems or any damages resulting from such losses. You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm. Intel, the Intel logo, Intel Core, Pentium, Enhanced Intel SpeedStep Technology and Xeon are trademarks of Intel Corporation in the U.S. and/or other countries. \*Other names and brands may be claimed as the property of others. Copyright $\ensuremath{\text{@}}$ 2016, Intel Corporation. All Rights Reserved. # **Contents** | Preface | 5 | |-------------------------------|----| | Identification Information | 6 | | Microcode Updates | 12 | | Summary Tables of Changes | 13 | | Integrated Core/Uncore Errata | 17 | # **Revision History** | Revision | Description | Date | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 001 | Initial Release | May 2015 | | 002 | <ul> <li>Updated Microcode Table</li> <li>Updated Table 1 and Table 2</li> <li>Added Table 5</li> <li>Removed BDF42 and BDF61</li> <li>Added BDF64 - BDF85</li> </ul> | December 2016 | ### **Preface** This document is an update to the specifications contained in the Affected Documents table below. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools. Information types defined in Nomenclature are consolidated into the specification update and are no longer published in other documents. This document may also contain information that was not previously published. #### **Affected Documents** | Document Title | Document<br>Number/Location | |--------------------------------------------------------------------------------------------------------------|-----------------------------| | Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet, Volume One: Electrical | 333809 | | Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet Volume 2: Registers | 333810 | | Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet Thermal Mechanical Specification and Design Guide | 333812 | #### **Nomenclature** **Errata** are design defects or errors. These may cause the Product Name's behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices. **Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification. **Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in any new release of the specification. **Documentation Changes** include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification. #### Note: Errata remain in the specification update throughout the product's lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, and so forth). ### **Identification Information** #### **Component Identification via Programming Interface** The Intel® Xeon® Processor E5-2600 v4 Product Family Stepping can be identified by the following register contents: | Reserved | Extended<br>Family <sup>1</sup> | Extended<br>Model <sup>2</sup> | Reserved | Processor<br>Type <sup>3</sup> | Family<br>Code <sup>4</sup> | Model<br>Number <sup>5</sup> | Stepping ID <sup>6</sup> | |----------|---------------------------------|--------------------------------|----------|--------------------------------|-----------------------------|------------------------------|--------------------------| | 31:28 | 27:20 | 19:16 | 15:14 | 13:12 | 11:8 | 7:4 | 3:0 | | | 00000000b | 0100b | | 00b | 0110b | 1111b | varies per<br>stepping | #### Notes: - The Extended Family, Bits [27:20] are used in conjunction with the Family Code, specified in Bits [11:8], to indicate whether the processor belongs to the Intel386™, Intel486™, Pentium®, Pentium 4, or Intel® Core™ processor family. - 2. The Extended Model, Bits [19:16] in conjunction with the Model Number, specified in Bits [7:4], are used to identify the model of the processor within the processor's family. - 3. The Family Code corresponds to Bits [11:8] of the EDX register after RESET, Bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan. - 4. The Model Number corresponds to Bits [7:4] of the EDX register after RESET, Bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register accessible through Boundary Scan. - 5. The Stepping ID in Bits [3:0] indicates the revision number of that model. See Table 1 for the processor stepping ID number in the CPUID information. When EAX is initialized to a value of '1', the CPUID instruction returns the *Extended Family, Extended Model, Processor Type, Family Code, Model Number and Stepping ID* value in the EAX register. Note that the EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register. Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX and EDX registers after the CPUID instruction is executed with a 2 in the EAX register. #### **Component Marking Information** Figure 1. Intel® Xeon® Processor E5-2600 v4 Product FamilyTop-side Markings (Example) The Intel® Xeon® Processor E5-2600 v4 Product Family stepping can be identified by the following component markings. Refer to the Dear Customer Letter (DCL) for additional details and conditions of test support. Table 1. Intel® Xeon® Processor E5-2600 v4 Product Family Identification (Sheet 1 of 2) | Spec Sequential<br>Number | Stepping | FG MM# | S-Spec | Core<br>frequency<br>(GHz) | TDP<br>(W) | Number of<br>Cores | DDR4<br>Frequency<br>(MHz) | Last Level<br>Cache Size<br>(MB) | |---------------------------|----------|--------|--------|----------------------------|------------|--------------------|----------------------------|----------------------------------| | E5-2699V4 | В0 | 946675 | SR2JS | 2.2 | 145 | 22 | 2400 | 55 | | E5-2698V4 | В0 | 946679 | SR2JW | 2.2 | 135 | 20 | 2400 | 50 | | E5-2697V4 | В0 | 946678 | SR2JV | 2.3 | 145 | 18 | 2400 | 45 | | E5-2697AV4 | В0 | 946684 | SR2K1 | 2.6 | 145 | 16 | 2400 | 40 | | E5-2695V4 | В0 | 945450 | SR2J1 | 2.1 | 120 | 18 | 2400 | 45 | | E5-2690V4 | M0 | 947614 | SR2N2 | 2.6 | 135 | 14 | 2400 | 35 | | E5-2683V4 | В0 | 946676 | SR2JT | 2.1 | 120 | 16 | 2400 | 40 | | E5-2680V4 | M0 | 947620 | SR2N7 | 2.4 | 120 | 14 | 2400 | 35 | | E5-2667V4 | R0 | 948129 | SR2P5 | 3.2 | 135 | 8 | 2400 | 25 | | E5-2660V4 | M0 | 947617 | SR2N4 | 2 | 105 | 14 | 2400 | 35 | | E5-2650V4 | M0 | 947616 | SR2N3 | 2.2 | 105 | 12 | 2400 | 30 | | E5-2650LV4 | M0 | 947622 | SR2N8 | 1.7 | 65 | 14 | 2400 | 35 | | E5-2643V4 | R0 | 948128 | SR2P4 | 3.4 | 135 | 6 | 2400 | 20 | | E5-2640V4 | R0 | 948123 | SR2NZ | 2.4 | 90 | 10 | 2133 | 25 | | E5-2637V4 | R0 | 948127 | SR2P3 | 3.5 | 135 | 4 | 2400 | 15 | | E5-2630V4 | R0 | 948660 | SR2R7 | 2.2 | 85 | 10 | 2133 | 25 | | E5-2630LV4 | R0 | 948126 | SR2P2 | 1.8 | 55 | 10 | 2133 | 25 | | E5-2623V4 | R0 | 948145 | SR2PJ | 2.6 | 85 | 4 | 2133 | 10 | | E5-2620V4 | R0 | 948659 | SR2R6 | 2.1 | 85 | 8 | 2133 | 20 | ### Table 1. Intel® Xeon® Processor E5-2600 v4 Product Family Identification (Sheet 2 of 2) | Spec Sequential<br>Number | Stepping | FG MM# | S-Spec | Core<br>frequency<br>(GHz) | TDP<br>(W) | Number of<br>Cores | DDR4<br>Frequency<br>(MHz) | Last Level<br>Cache Size<br>(MB) | |---------------------------|----------|--------|--------|----------------------------|------------|--------------------|----------------------------|----------------------------------| | E5-2603V4 | R0 | 948124 | SR2P0 | 1.7 | 85 | 6 | 1866 | 15 | | E5-2609V4 | R0 | 948125 | SR2P1 | 1.7 | 85 | 8 | 1866 | 20 | | E5-2699AV4 | В0 | 952190 | SR30Y | 2.4 | 145 | 22 | 2400 | 55 | | E5-2679V4 | В0 | 946688 | SR2K5 | 2.5 | 200 | 20 | 2400 | 50 | | E5-2699AV4 | В0 | 952190 | SR30Y | 2.4 | 145 | 22 | 2400 | 55 | ## Table 2. Intel® Xeon® Processor E5-2600 v4 Product Family Identification - Embedded Segment | Spec<br>Sequential<br>Number | Steppin<br>g | FG MM# | S-Spec | Core<br>frequency<br>(GHz) | TDP<br>(W) | Number of<br>Cores | DDR4<br>Frequency<br>(MHz) | Last Level<br>Cache Size<br>(MB) | |------------------------------|--------------|--------|--------|----------------------------|------------|--------------------|----------------------------|----------------------------------| | E5-2658V4 | M0 | 947636 | SR2NB | 2.3 | 105 | 14 | 2400 | 35 | | E5-2648LV4 | M0 | 947638 | SR2ND | 1.8 | 75 | 14 | 2400 | 35 | | E5-2628LV4 | M0 | 947637 | SR2NC | 1.9 | 75 | 12 | 2133 | 30 | | E5-2618LV4 | R0 | 948141 | SR2PE | 2.2 | 75 | 10 | 2133 | 25 | | E5-2608LV4 | R0 | 948136 | SR2P9 | 1.6 | 50 | 8 | 1866 | 20 | | E5-4628LV4 | M0 | 948754 | SR2SB | 1.8 | 75 | 14 | 2133 | 35 | | E5-2699RV4 | В0 | 952514 | SR31X | 2.2 | 145 | 22 | 2400 | 55 | | E5-2699RV4 | В0 | 952514 | SR31X | 2.2 | 145 | 22 | 2400 | 55 | Note: These samples are screened with preliminary Intel ATE (automated testing) and PPV validation content thus not sufficient to guarantee speed and functionality across all temperature and voltage conditions. Table 3. Intel® Xeon® Processor E5-2600 v4 Product Family Identification. Q - Spec and stepping summary (Sheet 1 of 2) | Spec Sequential<br>Number | Q-Spec | Stepping | CPUID | Core<br>frequency<br>(GHz) | TDP (W) | Number of cores | Last Level Cache<br>Size (MB) | |---------------------------|--------|----------|---------|----------------------------|---------|-----------------|-------------------------------| | E5-2699 v4 | QK10 | В0 | 0x406F1 | 2.2 | 145 | 22 | 55 | | E5-2699V4 | QK7J | В0 | 0x406F1 | 2.2 | 145 | 22 | 55 | | E5-2698 v4 | QK11 | В0 | 0x406F1 | 2.1 | 135 | 20 | 50 | | E5-2698V4 | QK7M | В0 | 0x406F1 | 2.2 | 135 | 20 | 50 | | E5-2697V4 | QK7L | В0 | 0x406F1 | 2.3 | 145 | 18 | 45 | | E5-2695V4 | QK3E | В0 | 0x406F1 | 2.1 | 120 | 18 | 45 | | E5-2697AV4 | QK7S | В0 | 0x406F1 | 2.6 | 145 | 16 | 40 | | E5-2683V4 | QK7K | В0 | 0x406F1 | 2.1 | 120 | 16 | 40 | | E5-2690V4 | QK8X | M0 | 0x406F1 | 3.5 | 135 | 14 | 35 | | E5-2680V4 | QK92 | M0 | 0x406F1 | 3.3 | 120 | 14 | 35 | | E5-2670V4 | QK91 | M0 | 0x406F1 | 3.1 | 120 | 14 | 35 | | E5-2658V4 | QK9A | M0 | 0x406F1 | 2.8 | 105 | 14 | 35 | | E5-2660V4 | QK8Z | M0 | 0x406F1 | 3.2 | 105 | 14 | 35 | Table 3. Intel® Xeon® Processor E5-2600 v4 Product Family Identification. Q - Spec and stepping summary (Sheet 2 of 2) | Spec Sequential<br>Number | Q-Spec | Stepping | CPUID | Core<br>frequency<br>(GHz) | TDP (W) | Number of cores | Last Level Cache<br>Size (MB) | |---------------------------|--------|----------|---------|----------------------------|---------|-----------------|-------------------------------| | E5-2648LV4 | QK9C | M0 | 0x406F1 | 2.5 | 75 | 14 | 35 | | E5-2650LV4 | QK93 | M0 | 0x406F1 | 2.5 | 65 | 14 | 35 | | E5-2687WV4 | QK99 | M0 | 0x406F1 | 3.5 | 160 | 12 | 30 | | E5-2660V4 | QK90 | M0 | 0x406F1 | 3.3 | 105 | 12 | 30 | | E5-2650V4 | QK8Y | M0 | 0x406F1 | 2.9 | 105 | 12 | 30 | | E5-2628LV4 | QK9B | M0 | 0x406F1 | 2.4 | 75 | 12 | 30 | | E5-2689 v4 | QK7Z | В0 | 0x406F1 | 3.1 | 165 | 10 | 25 | | E5-2640V4 | QKEU | R0 | 0x406F1 | 3.4 | 90 | 10 | 25 | | E5-2630V4 | QKET | R0 | 0x406F1 | 3.2 | 85 | 10 | 25 | | E5-2630LV4 | QKEX | R0 | 0x406F1 | 2.9 | 55 | 10 | 25 | | E5-2630V4 | QKRH | R0 | 0x406F1 | 3.1 | 85 | 10 | 25 | | E5-2667V4 | QKF0 | R0 | 0x406F1 | 3.6 | 135 | 8 | 25 | | E5-2620V4 | QKES | R0 | 0x406F1 | 3.2 | 85 | 8 | 20 | | E5-2609V4 | QKEW | R0 | 0x406F1 | 1.7 | 85 | 8 | 20 | | E5-2620V4 | QKRG | R0 | 0x406F1 | 3 | 85 | 8 | 20 | | E5-1680V4 | QKF3 | R0 | 0x406F1 | 3.8 | 140 | 8 | 20 | | E5-1660V4 | QKFE | R0 | 0x406F1 | 3.6 | 140 | 8 | 20 | | E5-1680V4 | QKVM | R0 | 0x406F1 | 3.8 | 140 | 8 | 20 | | E5-1660V4 | QKVT | R0 | 0x406F1 | 3.6 | 140 | 8 | 20 | | E5-2643V4 | QKEZ | R0 | 0x406F1 | 3.7 | 135 | 6 | 20 | | E5-2603V4 | QKEV | R0 | 0x406F1 | 1.7 | 85 | 6 | 15 | | E5-1650V4 | QKF2 | R0 | 0x406F1 | 3.8 | 140 | 6 | 15 | | E5-1650V4 | QKVL | R0 | 0x406F1 | 3.8 | 140 | 6 | 15 | | E5-2637V4 | QKEY | R0 | 0x406F1 | 3.7 | 135 | 4 | 15 | | E5-2623V4 | QKFD | R0 | 0x406F1 | 3.2 | 85 | 4 | 10 | | E5-1620V4 | QKF1 | R0 | 0x406F1 | 3.8 | 140 | 4 | 10 | | E5-1630V4 | QKFA | R0 | 0x406F1 | 3.8 | 140 | 4 | 10 | | E5-1607V4 | QKFB | R0 | 0x406F1 | 2.8 | 140 | 4 | 10 | | E5-1607V4 | QKFC | R0 | 0x406F1 | 3.1 | 140 | 4 | 10 | | E5-1630V4 | QKVS | R0 | 0x406F1 | 3.8 | 140 | 4 | 10 | Table 4. Intel® Xeon® Processor E5-4600 v4 Product Family Identification. Q - Spec and stepping summary | Spec Sequential<br>Number | Stepping | FG MM# | S-Spec | Core frequency<br>(GHz) | TDP<br>(W) | Number of<br>Cores | Last Level<br>Cache Size<br>(MB) | |---------------------------|----------|--------|---------|-------------------------|------------|--------------------|----------------------------------| | E5-4655 v4 | QKSX | M0 | 0x406F1 | 3.2 | 135 | 8 | 30 | | E5-4610 v4 | QKSU | M0 | 0x406F1 | 1.8 | 105 | 10 | 25 | | E5-4627 v4 | QKSZ | M0 | 0x406F1 | 2.6 | 135 | 10 | 25 | | E5-4620 v4 | QKSY | M0 | 0x406F1 | 2.6 | 105 | 10 | 25 | | E5-4640 v4 | QKSS | M0 | 0x406F1 | 2.6 | 105 | 12 | 30 | | E5-4650 v4 | QKSQ | M0 | 0x406F1 | 2.8 | 105 | 14 | 35 | | E5-4660 v4 | QKST | В0 | 0x406F1 | 3 | 120 | 16 | 40 | | E5-4667 v4 | QKSV | В0 | 0x406F1 | 3 | 135 | 18 | 45 | | E5-4669 v4 | QKSW | В0 | 0x406F1 | 3 | 135 | 22 | 55 | Table 5. Intel® Xeon® Processor E5-2600 v4 Product Family Identification Turbo Bins | S-Spec<br>No | Stepping | Model<br>Number | TDP<br>(W) | Cores | In | tel® Tu | rbo Bo | ost Tecl | hnology | Maxim | um Core | Freque | ncy (GI | Hz) | Notes | |--------------|----------|-----------------|------------|-------|--------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-------------|-------------------| | No | Ste | Number | | # | Core<br>1 -2 | Core<br>3 | Core<br>4 | Core<br>5 | Core<br>6 | Core<br>7 | Core<br>8 | Core<br>9 | Core<br>10 | Core<br>11+ | | | SR2JS | В0 | E5-2699V4 | 145 | 24 | 3.6 | 3.4 | 3.3 | 3.2 | 3.1 | 3.0 | 2.9 | 2.8 | 2.8 | 2.8 | 1,2,3,8 | | SR2JT | В0 | E5-2683V4 | 120 | 24 | 3.0 | 2.8 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 1,2,3,8 | | SR2J1 | В0 | E5-2695V4 | 120 | 24 | 3.3 | 3.1 | 3.0 | 2.9 | 2.8 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | 1,2,3,8 | | SR2JV | В0 | E5-2697V4 | 145 | 24 | 3.6 | 3.4 | 3.3 | 3.2 | 3.1 | 3.0 | 2.9 | 2.8 | 2.8 | 2.7 | 1,2,3,8 | | SR2JW | В0 | E5-2698V4 | 135 | 24 | 3.6 | 3.4 | 3.3 | 3.2 | 3.1 | 3.0 | 2.9 | 2.8 | 2.7 | 2.7 | 1,2,3,8 | | SR2N2 | М0 | E5-2690V4 | 135 | 15 | 3.5 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 1,2,3,8 | | SR2N3 | М0 | E5-2650V4 | 105 | 15 | 2.9 | 2.7 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 1,2,3,8 | | SR2N4 | М0 | E5-2660V4 | 105 | 15 | 3.2 | 3.0 | 2.9 | 2.8 | 2.7 | 2.6 | 2.5 | 2.4 | 2.4 | 2.4 | 1,2,3,8 | | SR2N7 | M0 | E5-2680V4 | 120 | 15 | 3.3 | 3.1 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 1,2,3,8 | | SR2R6 | R0 | E5-2620V4 | 85 | 10 | 3.0 | 2.8 | 2.7 | 2.6 | 2.5 | 2.4 | 2.3 | 2.3 | 2.3 | 2.3 | 1,2,3,8 | | SR2R7 | R0 | E5-2630V4 | 85 | 10 | 3.1 | 2.9 | 2.8 | 2.7 | 2.6 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | 1,2,3,8 | | SR2NZ | R0 | E5-2640V4 | 90 | 10 | 3.4 | 3.2 | 3.1 | 3.0 | 2.9 | 2.8 | 2.7 | 2.6 | 2.6 | 2.6 | 1,2,3,8 | | SR2P0 | R0 | E5-2603V4 | 85 | 10 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1,2,3,4,5,7,<br>8 | | SR2P1 | R0 | E5-2609V4 | 85 | 10 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1,2,3,4,5,7,<br>8 | | SR2N8 | М0 | E5-2650LV4 | 65 | 15 | 2.5 | 2.3 | 2.2 | 2.1 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 1,2,3,8 | | SR2P2 | R0 | E5-2630LV4 | 55 | 10 | 2.9 | 2.7 | 2.6 | 2.5 | 2.4 | 2.3 | 2.2 | 2.1 | 2.0 | 2.0 | 1,2,3,8 | | SR2P3 | R0 | E5-2637V4 | 135 | 10 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 1,2,3,8 | | SR2P4 | R0 | E5-2643V4 | 135 | 10 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 1,2,3,8 | | SR2P5 | R0 | E5-2667V4 | 135 | 10 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 1,2,3,8 | | SR2NB | M0 | E5-2658V4 | 105 | 15 | 2.8 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 1,2,3,8 | Table 5. Intel® Xeon® Processor E5-2600 v4 Product Family Identification Turbo Bins | S-Spec | No D Number | | TDP<br>(W) | W) | W) | Cores | In | tel® Tu | rbo Boo | ost Tecl | hnology | / Maxim | um Core | Freque | ncy (GI | Hz) | Notes | |-------------|-------------|------------|--------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-------------|---------|--------|-------------|-----|-------| | No e Number | | # | Core<br>1 -2 | Core<br>3 | Core<br>4 | Core<br>5 | Core<br>6 | Core<br>7 | Core<br>8 | Core<br>9 | Core<br>10 | Core<br>11+ | | | | | | | SR2NC | M0 | E5-2628LV4 | 75 | 15 | 2.4 | 2.2 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 1,2,3,8 | | | | SR2P9 | R0 | E5-2608LV4 | 50 | 10 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1,2,3,5,7,8 | | | | SR2PE | R0 | E5-2618LV4 | 75 | 10 | 3.2 | 3.0 | 2.9 | 2.8 | 2.7 | 2.6 | 2.5 | 2.4 | 2.4 | 2.4 | 1,2,3,8 | | | | SR2ND | M0 | E5-2648LV4 | 75 | 15 | 2.5 | 2.3 | 2.2 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 1,2,3,8 | | | | SR2PJ | R0 | E5-2623V4 | 85 | 10 | 3.2 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 1,2,3,8 | | | | SR2K1 | В0 | E5-2697AV4 | 145 | 24 | 3.6 | 3.4 | 3.3 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 1,2,3,8 | | | | SR2T7 | В0 | E5-2689V4 | 165 | 24 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 1,2,3,8 | | | | SR2NA | M0 | E5-2687WV4 | 160 | 15 | 3.5 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 1,2,3,6,8 | | | #### Notes: - Intel® Xeon® Processor E5-1600 v4 and E5-2600 v4 Product Families VID codes will change due to temperature and/or current load changes in order to minimize power of the part. For specific voltages, refer to the latest Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet, Volume One: Electrical, #333809 . - Refer to the latest revision of the following documents for information on processor specifications and features: Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet, Volume One: Electrical, #333809 Intel® Xeon® Processor E5-2600 v4 - Product Family Datasheet Volume 2: Registers, #333810. Refer to the latest Intel® Xeon® Processor E5-2600 v4 Product Family Datasheet, Volume One: Electrical, #333809 for information on processor operating temperature and thermal specifications. - This SKU does not support Intel® Hyper-Threading Technology. This SKU does not support Intel® Turbo Boost Technology. - This SKU is intended for workstations only and uses workstation specific use conditions for reliability assumptions. - Intel® Turbo Boost Technology performance varies depending on hardware, software and overall system configuration. # **Microcode Updates** Each unique processor stepping/package combination has an associated microcode update that, when applied, constitutes a supported processor (that is, Specified Processor = Processor Stepping + Microcode Update). The proper microcode update must be loaded on each processor in a system. The proper microcode update is defined as the latest microcode update available from Intel for a given family, model and stepping of the processor. Any processor that does not have the correct microcode update loaded is considered to be operating out of specification. Contact your Intel Field Representative to receive the latest microcode updates. Table 6. Intel® Xeon® Processor E5-2600 v4 Product Family Identification | Microcode Update | Customer<br>Release Date | Intended<br>Stepping | Revision ID | Workaround for Errata | |-------------------|--------------------------|----------------------|-------------|-----------------------------------| | MEF406F1_0B000005 | 7/13/2015 | B0/M0/R0 | 0b000005 | BDF56, BDF64 | | MEF406F1_0B000006 | 7/17/2015 | B0/M0/R0 | 0b000006 | BDF57, BDF1, BDF7, BDF54 | | MEF406F1_0B000007 | 8/7/2015 | B0/M0/R0 | 0b000007 | BDF44 | | MEF406F1_0B00000B | 9/15/2015 | B0/M0/R0 | 0B00000B | BDF63 | | MEF406F1_0B000014 | 3/9/2016 | B0/M0/R0 | 0B000014 | BDF63, BDF68 | | MEF406F1_0B000017 | 3/09/2016 | B0/M0/R0 | 0B000017 | BDF67, BDF69, BDF70, BDF75, BDF77 | | MEF406F1_0B00001A | 5/16/2016 | B0/M0/R0 | 0B00001A | BDF76 | | MEF406F1_0B00001B | 6/17/2016 | B0/M0/R0 | 0B00001B | BDF80 | | MEF406F1_0B00001D | 8/05/2016 | B0/M0/R0 | 0B00001D | BDF78, BDF79 | | MEF406F1_0B00001E | 9/02/2016 | B0/M0/R0 | 0B00001E | BDF83 | | MEF406F1_0B00001F | 10/14/2016 | B0/M0/R0 | 0B00001F | BDF81 | § # **Summary Tables of Changes** The following tables indicate the errata, specification changes, specification clarifications, or documentation changes which apply to the Product Name product. Intel may fix some of the errata in a future stepping of the component, and account for the other outstanding issues through documentation or specification changes as noted. These tables uses the following notations: #### **Codes Used in Summary Tables** #### **Stepping** X: Errata exists in the stepping indicated. Specification Change or Clarification that applies to this stepping. (No mark) or (Blank box): This erratum is fixed in listed stepping or specification change does not apply to listed stepping. **Page** (Page): Page location of item in this document. **Status** Doc: Document change or update will be implemented. Plan Fix: This erratum may be fixed in a future stepping of the product. Fixed: This erratum has been previously fixed. No Fix: There are no plans to fix this erratum. Row Change bar to left of table row indicates this erratum is either new or modified from the previous version of the document. #### Table 1. Integrated Core/Uncore Errata (Sheet 1 of 4) | Number | Steppings | Status | ERRATA | |--------|-----------|--------|-------------------------------------------------------------------------------------------------------| | Number | B0/M0/R0 | Status | | | BDF1 | Х | No Fix | Enabling ISOCH Mode May Cause The System to Hang | | BDF2 | Х | No Fix | PCI BARs in the Home Agent Will Return Non-Zero Values During Enumeration | | BDF3 | Х | No Fix | PCIe* Header of a Malformed TLP is Logged Incorrectly | | BDF4 | Х | No Fix | A Malformed TLP May Block ECRC Error Logging | | BDF5 | Х | No Fix | The System May Hang During an Intel® QuickPath Interconnect (Intel® QPI) Slow to Fast Mode Transition | | BDF6 | Х | No Fix | Unexpected Performance Loss When Turbo Disabled | | BDF7 | Х | No Fix | Attempting to Enter ADR May Lead to Unpredictable System Behavior | | BDF8 | Х | No Fix | :Exiting From Package C3 or Package C6 With DDR4-2133 May Lead to<br>Unpredictable System Behavior | Table 1. Integrated Core/Uncore Errata (Sheet 2 of 4) | Steppings | | | | |-----------|----------|--------|-------------------------------------------------------------------------------------------------------------------| | Number | B0/M0/R0 | Status | ERRATA | | BDF9 | X | No Fix | The System May Shut Down Unexpectedly During a Warm Reset | | BDF10 | X | No Fix | CAT May Not Behave as Expected | | DDI 10 | ^ | NOTIX | | | BDF11 | X | No Fix | LBR, BTS, BTM May Report a Wrong Address when an Exception/Interrupt Occurs in 64-bit Mode | | BDF12 | X | No Fix | EFLAGS Discrepancy on Page Faults and on EPT-Induced VM Exits after a Translation Change | | BDF13 | Х | No Fix | MCi_Status Overflow Bit May Be Incorrectly Set on a Single Instance of a DTLB Error | | BDF14 | Х | No Fix | LER MSRs May Be Unreliable | | BDF15 | X | No Fix | MONITOR or CLFLUSH on the Local XAPIC's Address Space Results in Hang | | BDF16 | х | No Fix | #GP on Segment Selector Descriptor that Straddles Canonical Boundary May Not Provide Correct Exception Error Code | | BDF17 | Х | No Fix | FREEZE_WHILE_SMM Does Not Prevent Event From Pending PEBS During SMM | | BDF18 | Х | No Fix | APIC Error "Received Illegal Vector" May be Lost | | BDF19 | х | No Fix | Performance Monitor Precise Instruction Retired Event May Present Wrong Indications | | BDF20 | Х | No Fix | CR0.CD Is Ignored in VMX Operation | | BDF21 | х | No Fix | Instruction Fetch May Cause Machine Check if Page Size and Memory Type Was Changed Without Invalidation | | BDF22 | х | No Fix | Execution of VAESIMC or VAESKEYGENASSIST With An Illegal Value for VEX.vvvv May Produce a #NM Exception | | BDF23 | Х | No Fix | Interrupt From Local APIC Timer May Not Be Detectable While Being Delivered | | BDF24 | Х | No Fix | Pending x87 FPU Exceptions (#MF) May be Signaled Earlier Than Expected | | BDF25 | Х | No Fix | DR6.B0-B3 May Not Report All Breakpoints Matched When a MOV/POP SS is Followed by a Store or an MMX Instruction | | BDF26 | Х | No Fix | VEX.L is Not Ignored with VCVT*2SI Instructions | | BDF27 | Х | No Fix | Processor May Livelock During On Demand Clock Modulation | | BDF28 | Х | No Fix | Performance Monitor Events OTHER_ASSISTS.AVX_TO_SSE And OTHER_ASSISTS.SSE_TO_AVX May Over Count | | BDF29 | Х | No Fix | Performance Monitor Event DSB2MITE_SWITCHES.COUNT May Over Count | | BDF30 | X | No Fix | Timed MWAIT May Use Deadline of a Previous Execution | | BDF31 | X | No Fix | IA32_VMX_VMCS_ENUM MSR (48AH) Does Not Properly Report The Highest Index Value Used For VMCS Encoding | | BDF32 | Х | No Fix | Incorrect FROM_IP Value For an RTM Abort in BTM or BTS May be Observed | | BDF33 | Х | No Fix | Locked Load Performance Monitoring Events May Under Count | | BDF34 | Х | No Fix | Transactional Abort May Cause an Incorrect Branch Record | | BDF35 | X | No Fix | PMI May be Signaled More Than Once For Performance Monitor Counter Overflow | | BDF36 | x | No Fix | Execution of FXSAVE or FXRSTOR With the VEX Prefix May Produce a #NM Exception | | BDF37 | X | No Fix | VM Exit May Set IA32_EFER.NXE When IA32_MISC_ENABLE Bit 34 is Set to 1 | | BDF38 | Х | No Fix | A MOV to CR3 When EPT is Enabled May Lead to an Unexpected Page Fault or an Incorrect Page Translation | | BDF39 | Х | No Fix | Intel® Processor Trace Packet Generation May Stop Sooner Than Expected | | BDF40 | Х | No Fix | PEBS Eventing IP Field May be Incorrect After Not-Taken Branch | | | 1 | | | Table 1. Integrated Core/Uncore Errata (Sheet 3 of 4) | | Steppings | | | |--------|-----------|--------|---------------------------------------------------------------------------------------------------------------| | Number | B0/M0/R0 | Status | ERRATA | | BDF41 | Х | No Fix | Reading The Memory Destination of an Instruction That Begins an HLE Transaction May Return The Original Value | | BDF42 | Х | No Fix | Removed. | | BDF43 | Х | No Fix | Performance Monitoring Event INSTR_RETIRED.ALL May Generate Redundant PEBS Records For an Overflow | | BDF44 | Х | No Fix | Reset During PECI Transaction May Cause a Machine Check Exception | | BDF45 | Х | No Fix | Intel® Processor Trace (Intel® PT) MODE.Exec, PIP, and CBR Packets Are Not Generated as Expected | | BDF46 | Х | No Fix | Performance Monitor Instructions Retired Event May Not Count Consistently | | BDF47 | Х | No Fix | General-Purpose Performance Counters May be Inaccurate with Any Thread | | BDF48 | Х | No Fix | An Invalid LBR May Be Recorded Following a Transactional Abort | | BDF49 | Х | No Fix | Executing an RSM Instruction With Intel® Processor Trace Enabled Will Signal a #GP | | BDF50 | Х | No Fix | Intel® Processor Trace PIP May be Unexpectedly Generated | | BDF51 | Х | No Fix | Processor Core Ratio Changes While in Probe Mode May Result in a Hang | | BDF52 | Х | No Fix | Processor Does Not Check IRTE Reserved Bits | | BDF53 | Х | No Fix | PCIe* TPH Request Capability Structure Incorrectly Advertises Device Specific Mode as Supported | | BDF54 | Х | No Fix | Package C3 State or Deeper May Lead to a Reset | | BDF55 | Х | No Fix | VMX-Preemption Timer May Stop Operating When ACC is Enabled | | BDF56 | Х | No Fix | Intel® Advanced Vector Extensions (Intel® AVX) Workloads May Exceed ICCMAX Limits | | BDF57 | Х | No Fix | Writing MSR_ERROR_CONTROL May Cause a #GP | | BDF58 | Х | No Fix | Enabling ACC in VMX Non-Root Operation May Cause System Instability | | BDF59 | Х | No Fix | A Spurious Patrol Scrub Error May be Logged | | BDF60 | Х | No Fix | Performance Monitoring Counters May Produce Incorrect Results for BR_INST_RETIRED Event on Logical Processor. | | BDF61 | Х | No Fix | Removed. | | BDF62 | Х | No Fix | Processor Instability May Occur When Using The PECI RdIAMSR Command | | BDF63 | Х | No Fix | A #VE May Not Invalidate Cached Translation Information | | BDF64 | Х | No Fix | Package C-state Transitions While Inband PECI Accesses Are in Progress May Cause Performance Degradation | | BDF65 | Х | No Fix | Attempting Concurrent Enabling of Intel® Processor Trace (Intel® PT) With LBR, BTS, or BTM Results in a #GP | | BDF66 | Х | No Fix | A DDR4 C/A Parity Error in Lockstep Mode May Result in a Spurious Uncorrectable Error | | BDF67 | Х | No Fix | Cores May be Unable to Reach Maximum Turbo Frequency | | BDF68 | Х | No Fix | PEBS Record May Be Generated After Being Disabled | | BDF69 | Х | No Fix | Software Using Intel® TSX May Behave Unpredictably | | BDF70 | Х | No Fix | Some E5-1607V4 And E5-1603V4 Parts Will Incorrectly Report Support For DDR4-2400 | | BDF71 | X | No Fix | PROCHOT# Assertion During Warm Reset May Cause Persistent Performance Reduction | | BDF72 | Х | No Fix | Data Breakpoint Coincident With a Machine Check Exception May be Lost | #### Table 1. Integrated Core/Uncore Errata (Sheet 4 of 4) | Number | Steppings | Status | ERRATA | |--------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------| | Number | B0/M0/R0 | Status | | | BDF73 | Х | No Fix | Internal Parity Errors May Incorrectly Report Overflow in the IA32_MC0_STATUS MSR | | BDF74 | Х | No Fix | Incorrect VMCS Used for PML-Index field on VMX Transitions Into and Out of SMM | | BDF75 | Х | No Fix | Certain Microcode Updates May Result in Incorrect Throttling Causing Reduced System Performance | | BDF76 | Х | No Fix | An Intel® Hyper-Threading Technology Enabled Processor May Exhibit Internal Parity Errors or Unpredictable System Behavior | | BDF77 | Х | No Fix | Inband PECI Concurrent With OS Patch Load May Result in Incorrect Throttling Causing Reduced System Performance | | BDF78 | Х | No Fix | Writing The IIO_LLC_WAYS MSR Results in an Incorrect Value | | BDF79 | Х | No Fix | Turbo May Be Delayed After Exiting C6 When Using HWP | | BDF80 | Х | No Fix | IA32_MC4_STATUS.VAL May be Incorrectly Cleared by Warm Reset | | BDF81 | Х | No Fix | Interrupt Remapping May Lead to a System Hang | | BDF82 | Х | No Fix | MEM_HOT_C23_N DIMM Temperature Reporting Does Not Function Correctly | | BDF83 | Х | No Fix | Bi-Directional PCIe* Posted Transactions May Lead to System Hang | | BDF84 | х | No Fix | Excessive Uncorrected and Corrected Memory Errors May Occur Following S3 Resume or Warm Reset | | BDF85 | Х | No Fix | Writing MSR_LASTBRANCH_x_FROM_IP May #GP When Intel® TSX is Not Supported | ### **Specification Changes** | Number | SPECIFICATION CHANGES | |--------|------------------------------------------------------| | 1 | None for this revision of this specification update. | ### **Specification Clarifications** | No. | SPECIFICATION CLARIFICATIONS | |-----|------------------------------------------------------| | 1 | None for this revision of this specification update. | ### **Documentation Changes** | No. | DOCUMENTATION CHANGES | |-----|------------------------------------------------------| | 1 | None for this revision of this specification update. | ## **Integrated Core/Uncore Errata** **BDF1** Enabling ISOCH Mode May Cause The System to Hang Problem: When ISOCH (Isochronous) operation is enabled within BIOS, the system may hang and fail to boot. Implication: Due to this erratum, the system may hang and fail to boot. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF2 PCI BARs in the Home Agent Will Return Non-Zero Values During **Enumeration** Problem: During system initialization the Operating System may access the standard PCI BARs (Base Address Registers). Due to this erratum, accesses to the Home Agent BAR registers (Bus 1; Device 18; Function 0,4; Offsets 0x14-0x24) will return non-zero values. Implication: The operating system may issue a warning. Intel has not observed any functional failures due to this erratum. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF3 PCIe\* Header of a Malformed TLP is Logged Incorrectly Problem: If a PCIe port receives a malformed TLP (Transaction Layer Packet), an error is logged in the UNCERRSTS register (Device 0; Function 0; Offset 14CH and Device 2-3; Function 0-3; Offset 14CH). Due to this erratum, the header of the malformed TLP is logged incorrectly in the HDRLOG register (Device 0; Function 0; Offset 164H and Device 2-3; Function 0-3; Offset 164H). Implication: The PCIe header of a malformed TLP is not logged correctly. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF4 A Malformed TLP May Block ECRC Error Logging Problem: If a PCIe\* port receives a Malformed TLP that also would generate an ECRC Check Failed error, it should report a Malformed TLP error. When Malformed TLP errors are masked, the processor should report the lower-precedence ECRC Check Failed error but, due to this erratum, it does not. Implication: Software that relies upon ECRC Check Failed error indication may not behave as expected. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF5 The System May Hang During an Intel® QuickPath Interconnect (Intel® OPI) Slow to Fast Mode Transition Problem: During an Intel QPI slow mode to fast mode transition, the LL\_STATUS field of the QPIPCSTS register (Bus 0; Device 8,9,10; Function 0; Offset 0xc0) may not be correctly updated to reflect link readiness. Implication: The system may hang waiting for the QPIPCSTS.LL\_STATUS to update. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. **BDF6** Unexpected Performance Loss When Turbo Disabled Problem: When Intel Turbo Boost Technology is disabled by IA32\_MISC\_ENABLES MSR (416H) TURBO MODE\_DISABLE bit 38, the Ring operating frequency may be below P1 operating frequency. Implication: Processor performance may be below expectations for P1 operating frequency. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF7 Attempting to Enter ADR May Lead to Unpredictable System Behavior Problem: Due to this erratum, an attempt to transition the memory subsystem to ADR (Asynchronous DRAM Self Refresh) mode may fail. Implication: This erratum may lead to unpredictable system behavior. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF8 Exiting From Package C3 or Package C6 With DDR4-2133 May Lead to **Unpredictable System Behavior** Problem: Due to this erratum, with DDR4-2133 memory, exiting from PC3 (package C3) or PC6 (package C6) state may lead to unpredictable system behavior. Implication: This erratum may lead to unpredictable system behavior. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF9 The System May Shut Down Unexpectedly During a Warm Reset Problem: Certain complex internal timing conditions present when a warm reset is requested can prevent the orderly completion of in-flight transactions. It is possible under these conditions that the warm reset will fail and trigger a full system shutdown. Implication: When this erratum occurs, the system will shut down and all machine check error logs will be lost. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. **BDF10** CAT May Not Behave as Expected Problem: Due to this erratum, CAT (Cache Allocation Technology) way enforcement may not behave as configured. Implication: When this erratum occurs, cache quality of service guarantees may not be met. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF11 LBR, BTS, BTM May Report a Wrong Address when an Exception/ **Interrupt Occurs in 64-bit Mode** Problem: An exception/interrupt event should be transparent to the LBR (Last Branch Record), BTS (Branch Trace Store) and BTM (Branch Trace Message) mechanisms. However, during a specific boundary condition where the exception/interrupt occurs right after the execution of an instruction at the lower canonical boundary (0x00007FFFFFFFFFF) in 64-bit mode, the LBR return registers will save a wrong return address with bits 63 to 48 incorrectly sign extended to all 1's. Subsequent BTS and BTM operations which report the LBR will also be incorrect. Implication: LBR, BTS and BTM may report incorrect information in the event of an exception/interrupt. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF12** EFLAGS Discrepancy on Page Faults and on EPT-Induced VM Exits after a Translation Change Problem: EFLAGS Discrepancy on Page Faults and on EPT-Induced VM Exits after a Translation Change Problem: This erratum is regarding the case where paging structures are modified to change a linear address from writable to non-writable without software performing an appropriate TLB invalidation. When a subsequent access to that address by a specific instruction (ADD, AND, BTC, BTR, BTS, CMPXCHG, DEC, INC, NEG, NOT, OR, ROL/ROR, SAL/SAR/SHL/SHR, SHLD, SHRD, SUB, XOR, and XADD) causes a page fault or an EPTinduced VM exit, the value saved for EFLAGS may incorrectly contain the arithmetic flag values that the EFLAGS register would have held had the instruction completed without fault or VM exit. For page faults, this can occur even if the fault causes a VM exit or if its delivery causes a nested fault. Implication: None identified. Although the EFLAGS value saved by an affected event (a page fault or an EPT-induced VM exit) may contain incorrect arithmetic flag values, Intel has not identified software that is affected by this erratum. This erratum will have no further effects once the original instruction is restarted because the instruction will produce the same results as if it had initially completed without fault or VM exit. Workaround: If the handler of the affected events inspects the arithmetic portion of the saved EFLAGS value, then system software should perform a synchronized paging structure modification and TLB invalidation. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF13** MCi Status Overflow Bit May Be Incorrectly Set on a Single Instance of a DTLB Error Problem: A single Data Translation Look Aside Buffer (DTLB) error can incorrectly set the Overflow (bit [62]) in the MCi Status register. A DTLB error is indicated by MCA error code (bits [15:0]) appearing as binary value, 000x 0000 0001 0100, in the MCi Status register. Implication: Due to this erratum, the Overflow bit in the MCi\_Status register may not be an accurate indication of multiple occurrences of DTLB errors. There is no other impact to normal processor functionality. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF14 LER MSRs May Be Unreliable** Due to certain internal processor events, updates to the LER (Last Exception Record) Problem: MSRs, MSR\_LER\_FROM\_LIP (1DDH) and MSR\_LER\_TO\_LIP (1DEH), may happen when no update was expected. Implication: The values of the LER MSRs may be unreliable. Workaround: None Identified. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF15** MONITOR or CLFLUSH on the Local XAPIC's Address Space Results in Hang Problem: If the target linear address range for a MONITOR or CLFLUSH is mapped to the local xAPIC's address space, the processor will hang. Implication: When this erratum occurs, the processor will hang. The local xAPIC's address space must be uncached. The MONITOR instruction only functions correctly if the specified linear address range is of the type write-back. CLFLUSH flushes data from the cache. Intel has not observed this erratum with any commercially available software. Workaround: Do not execute MONITOR or CLFLUSH instructions on the local xAPIC address space. Status: For the Steppings affected, see the *Summary Tables of Changes*. **BDF16** #GP on Segment Selector Descriptor that Straddles Canonical **Boundary May Not Provide Correct Exception Error Code** Problem: During a #GP (General Protection Exception), the processor pushes an error code on to the exception handler's stack. If the segment selector descriptor straddles the canonical boundary, the error code pushed onto the stack may be incorrect. Implication: An incorrect error code may be pushed onto the stack. Intel has not observed this erratum with any commercially available software. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF17 FREEZE\_WHILE\_SMM Does Not Prevent Event From Pending **PEBS During SMM** Problem: In general, a PEBS record should be generated on the first count of the event after the counter has overflowed. However, IA32\_DEBUGCTL\_MSR.FREEZE\_WHILE\_SMM (MSR 1D9H, bit [14]) prevents performance counters from counting during SMM (System Management Mode). Due to this erratum, if 1. A performance counter overflowed before an SMI 2. A PEBS record has not yet been generated because another count of the event has not occurred. 3. The monitored event occurs during SMM then a PEBS record will be saved after the next RSM instruction. When FREEZE\_WHILE\_SMM is set, a PEBS should not be generated until the event occurs outside of SMM. Implication: A PEBS record may be saved after an RSM instruction due to the associated performance counter detecting the monitored event during SMM; even when FREEZE\_WHILE\_SMM is set. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF18 APIC Error "Received Illegal Vector" May be Lost Problem: APIC (Advanced Programmable Interrupt Controller) may not update the ESR (Error Status Register) flag Received Illegal Vector bit [6] properly when an illegal vector error is received on the same internal clock that the ESR is being written (as part of the write-read ESR access flow). The corresponding error interrupt will also not be generated for this case. Implication: Due to this erratum, an incoming illegal vector error may not be logged into ESR properly and may not generate an error interrupt. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF19** Performance Monitor Precise Instruction Retired Event May Present **Wrong Indications** Problem: When the PDIR (Precise Distribution for Instructions Retired) mechanism is activated (INST\_RETIRED.ALL (event COH, umask value 00H) on Counter 1 programmed in PEBS mode), the processor may return wrong PEBS/PMI interrupts and/or incorrect counter values if the counter is reset with a SAV below 100 (Sample-After-Value is the counter reset value software programs in MSR IA32\_PMC1[47:0] in order to control interrupt frequency). Implication: Due to this erratum, when using low SAV values, the program may get incorrect PEBS or PMI interrupts and/or an invalid counter state. Workaround: The sampling driver should avoid using SAV<100. For the Steppings affected, see the *Summary Tables of Changes*. Status: **BDF20 CRO.CD** Is Ignored in VMX Operation Problem: If CR0.CD=1, the MTRRs and PAT should be ignored and the UC memory type should be used for all memory accesses. Due to this erratum, a logical processor in VMX operation will operate as if CR0.CD=0 even if that bit is set to 1. Implication: Algorithms that rely on cache disabling may not function properly in VMX operation. Workaround: Algorithms that rely on cache disabling should not be executed in VMX root operation. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF21** Instruction Fetch May Cause Machine Check if Page Size and Memory Type Was Changed Without Invalidation Problem: This erratum may cause a machine-check error (IA32 MCi STATUS.MCACOD=0150H) on the fetch of an instruction that crosses a 4-KByte address boundary. It applies only if (1) the 4-KByte linear region on which the instruction begins is originally translated using a 4-KByte page with the WB memory type; (2) the paging structures are later modified so that linear region is translated using a large page (2-MByte, 4-MByte, or 1-GByte) with the UC memory type; and (3) the instruction fetch occurs after the paging- structure modification but before software invalidates any TLB entries for the linear region. Implication: Due to this erratum an unexpected machine check with error code 0150H may occur, possibly resulting in a shutdown. Intel has not observed this erratum with any commercially available software. Workaround: Software should not write to a paging-structure entry in a way that would change, for any linear address, both the page size and the memory type. It can instead use the following algorithm: first clear the P flag in the relevant paging-structure entry (for example, PDE); then invalidate any translations for the affected linear addresses; and then modify the relevant paging-structure entry to set the P flag and establish the new page size and memory type. Status: For the Steppings affected, see the Summary Tables of Changes. BDF22 Execution of VAESIMC or VAESKEYGENASSIST With An Illegal Value for VEX.vvvv May Produce a #NM Exception Problem: The VAESIMC and VAESKEYGENASSIST instructions should produce a #UD (Invalid- Opcode) exception if the value of the vvvv field in the VEX prefix is not 1111b. Due to this erratum, if CR0.TS is "1", the processor may instead produce a #NM (Device-Not- Available) exception. Implication: Due to this erratum, some undefined instruction encodings may produce a #NM instead of a #UD exception. Software should always set the vvvv field of the VEX prefix to 1111b for instances of the VAESIMC and VAESKEYGENASSIST instructions. Workaround: Status: For the Steppings affected, see the Summary Tables of Changes. **BDF23** Interrupt From Local APIC Timer May Not Be Detectable While Being **Delivered** If the local-APIC timer's CCR (current-count register) is 0, software should be able to Problem: determine whether a previously generated timer interrupt is being delivered by first reading the delivery-status bit in the LVT timer register and then reading the bit in the IRR (interrupt-request register) corresponding to the vector in the LVT timer register. If both values are read as 0, no timer interrupt should be in the process of being delivered. Due to this erratum, a timer interrupt may be delivered even if the CCR is 0 and the LVT and IRR bits are read as 0. This can occur only if the DCR (Divide Configuration Register) is greater than or equal to 4. The erratum does not occur if software writes zero to the Initial Count Register before reading the LVT and IRR bits. Implication: Software that relies on reads of the LVT and IRR bits to determine whether a timer interrupt is being delivered may not operate properly. Workaround: Software that uses the local-APIC timer must be prepared to handle the timer interrupts, even those that would not be expected based on reading CCR and the LVT and IRR bits; alternatively, software can avoid the problem by writing zero to the Initial Count Register before reading the LVT and IRR bits. Status: For the Steppings affected, see the Summary Tables of Changes. BDF24 Pending x87 FPU Exceptions (#MF) May be Signaled Earlier Than **Expected** Problem: x87 instructions that trigger #MF normally service interrupts before the #MF. Due to this erratum, if an instruction that triggers #MF is executed while Enhanced Intel SpeedStep® Technology transitions, Intel® Turbo Boost Technology transitions, or Thermal Monitor events occur, the pending #MF may be signaled before pending interrupts are serviced. Implication: Software may observe #MF being-signaled before pending interrupts are serviced. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF25 DR6.B0-B3 May Not Report All Breakpoints Matched When a MOV/POP SS is Followed by a Store or an MMX Instruction Problem: Normally, data breakpoints matches that occur on a MOV SS, r/m or POP SS will not cause a debug exception immediately after MOV/POP SS but will be delayed until the instruction boundary following the next instruction is reached. After the debug exception occurs, DR6.B0-B3 bits will contain information about data breakpoints matched during the MOV/POP SS as well as breakpoints detected by the following instruction. Due to this erratum, DR6.B0-B3 bits may not contain information about data breakpoints matched during the MOV/POP SS when the following instruction is either an MMX instruction that uses a memory addressing mode with an index or a store instruction. Implication: When this erratum occurs, DR6 may not contain information about all breakpoints matched. This erratum will not be observed under the recommended usage of the MOV SS,r/m or POP SS instructions (that is, following them only with an instruction that writes (E/R)SP). Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF26 VEX.L is Not Ignored with VCVT\*2SI Instructions Problem: The VEX.L bit should be ignored for the VCVTSS2SI, VCVTSD2SI, VCVTTSS2SI, and VCVTTSD2SI instructions, however due to this erratum the VEX.L bit is not ignored and will cause a #UD. Implication: Unexpected #UDs will be seen when the VEX.L bit is set to 1 with VCVTSS2SI, VCVTSD2SI, VCVTTSS2SI, and VCVTTSD2SI instructions. Workaround: Software should ensure that the VEX.L bit is set to 0 for all scalar instructions. Status: For the Steppings affected, see the Summary Tables of Changes. BDF27 Processor May Livelock During On Demand Clock Modulation Problem: The processor may livelock when (1) a processor thread has enabled on demand clock modulation via bit 4 of the IA32\_CLOCK\_MODULATION MSR (19AH) and the clock modulation duty cycle is set to 12.5% (02H in bits 3:0 of the same MSR), and (2) the other processor thread does not have on demand clock modulation enabled and that thread is executing a stream of instructions with the lock prefix that either split a cacheline or access UC memory. Program execution may stall on both threads of the core subject to this erratum. Implication: Workaround: This erratum will not occur if clock modulation is enabled on all threads when using on demand clock modulation or if the duty cycle programmed in the IA32\_CLOCK\_MODULATION MSR is 18.75% or higher. Status: For the Steppings affected, see the Summary Tables of Changes. BDF28 Performance Monitor Events OTHER ASSISTS.AVX TO SSE And OTHER\_ASSISTS.SSE\_TO\_AVX May Over Count Problem: The Performance Monitor events OTHER\_ASSISTS.AVX\_TO\_SSE (Event C1H; Umask 08H) and OTHER\_ASSISTS.SSE\_TO\_AVX (Event C1H; Umask 10H) incorrectly increment and over count when an HLE (Hardware Lock Elision) abort occurs. Implication: The Performance Monitor Events OTHER\_ASSISTS.AVX\_TO\_SSE And OTHER\_ASSISTS.SSE\_TO\_AVX may over count. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF29** Performance Monitor Event DSB2MITE SWITCHES.COUNT May Over Count Problem: The Performance Monitor Event DSB2MITE\_SWITCHES.COUNT (Event ABH; Umask 01H) should count the number of DSB (Decode Stream Buffer) to MITE (Macro Instruction Translation Engine) switches. Due to this erratum, the DSB2MITE\_SWITCHES.COUNT event will count speculative switches and cause the count to be higher than expected. The Performance Monitor Event DSB2MITE SWITCHES.COUNT may report count higher Implication: than expected. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF30** Timed MWAIT May Use Deadline of a Previous Execution Problem: A timed MWAIT instruction specifies a TSC deadline for execution resumption. If a wake event causes execution to resume before the deadline is reached, a subsequent timed MWAIT instruction may incorrectly use the deadline of the previous timed MWAIT when that previous deadline is earlier than the new one. Implication: A timed MWAIT may end earlier than expected. Workaround: It is possible for the BIOS to contain a workaround for this erratum. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF31** IA32 VMX VMCS ENUM MSR (48AH) Does Not Properly Report The **Highest Index Value Used For VMCS Encoding** IA32 VMX VMCS ENUM MSR (48AH) bits 9:1 report the highest index value used for Problem: any VMCS encoding. Due to this erratum, the value 21 is returned in bits 9:1 although there is a VMCS field whose encoding uses the index value 23. Software that uses the value reported in IA32 VMX VMCS ENUM[9:1] to read and Implication: write all VMCS fields may omit one field. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF32 Incorrect FROM\_IP Value For an RTM Abort in BTM or BTS May be **Observed** Problem: During RTM (Restricted Transactional Memory) operation when branch tracing is enabled using BTM (Branch Trace Message) or BTS (Branch Trace Store), the incorrect EIP value (From IP pointer) may be observed for an RTM abort. Implication: Due to this erratum, the From IP pointer may be the same as that of the immediately preceding taken branch. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF33 Locked Load Performance Monitoring Events May Under Count Problem: The performance monitoring events MEM\_TRANS\_RETIRED.LOAD\_LATENCY (Event CDH; Umask 01H), MEM\_LOAD\_RETIRED.L2\_HIT (Event D1H; Umask 02H), and MEM\_UOPS\_RETIRED.LOCKED (Event DOH; Umask 20H) should count the number of locked loads. Due to this erratum, these events may under count for locked transactions that hit the L2 cache. Implication: The above event count will under count on locked loads hitting the L2 cache. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF34 Transactional Abort May Cause an Incorrect Branch Record Problem: If an Intel® Transactional Synchronization Extensions (Intel® TSX) transactional abort event occurs during a string instruction, the From-IP in the LBR (Last Branch Record) is not correctly reported. Implication: Due to this erratum, an incorrect FROM-IP on the top of LBR stack may be observed. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF35 PMI May be Signaled More Than Once For Performance Monitor **Counter Overflow** Problem: Due to this erratum, PMI (Performance Monitoring Interrupt) may be repeatedly issued until the counter overflow bit is cleared in the overflowing counter. Implication: Multiple PMIs may be received when a performance monitor counter overflows. Workaround: None identified. If the PMI is programmed to generate an NMI, software may delay the EOI (end-of- Interrupt) register write for the interrupt until after the overflow indications have been cleared. Status: For the Steppings affected, see the Summary Tables of Changes. BDF36 Execution of FXSAVE or FXRSTOR With the VEX Prefix May Produce a **#NM Exception** Problem: Attempt to use FXSAVE or FXRSTOR with a VEX prefix should produce a #UD (Invalid- Opcode) exception. If either the TS or EM flag bits in CR0 are set, a #NM (device-not- available) exception will be raised instead of #UD exception. Implication: Due to this erratum a #NM exception may be signaled instead of a #UD exception on an FXSAVE or an FXRSTOR with a VEX prefix. Workaround: Software should not use FXSAVE or FXRSTOR with the VEX prefix. Status: For the Steppings affected, see the *Summary Tables of Changes*. **BDF37** VM Exit May Set IA32 EFER.NXE When IA32 MISC ENABLE Bit 34 is Set to 1 Problem: When "XD Bit Disable" in the IA32\_MISC\_ENABLE MSR (1A0H) bit 34 is set to 1, it should not be possible to enable the "execute disable" feature by setting IA32\_EFER.NXE. Due to this erratum, a VM exit that occurs with the 1-setting of the "load IA32\_EFER" VM-exit control may set IA32\_EFER.NXE even if IA32\_MISC\_ENABLE bit 34 is set to 1. This erratum can occur only if IA32 MISC ENABLE bit 34 was set by quest software in VMX non-root operation. Implication: Software in VMX root operation may execute with the "execute disable" feature enabled > despite the fact that the feature should be disabled by the IA32\_MISC\_ENABLE MSR. Intel has not observed this erratum with any commercially available software. A virtual-machine monitor should not allow guest software to write to the Workaround: IA32 MISC ENABLE MSR. For the Steppings affected, see the Summary Tables of Changes. Status: A MOV to CR3 When EPT is Enabled May Lead to an Unexpected Page **BDF38** **Fault or an Incorrect Page Translation** Problem: If EPT (extended page tables) is enabled, a MOV to CR3 or VMFUNC may be followed by an unexpected page fault or the use of an incorrect page translation. Guest software may crash or experience unpredictable behavior as a result of this Implication: Workaround: It is possible for the BIOS to contain a workaround for this erratum. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF39** Intel® Processor Trace Packet Generation May Stop Sooner Than **Expected** Problem: Setting the STOP bit (bit 4) in a Table of Physical Addresses entry directs the processor to stop Intel PT (Processor Trace) packet generation when the associated output region is filled. The processor indicates this has occurred by setting the Stopped bit (bit 5) of IA32\_RTIT\_STATUS MSR (571H). Due to this erratum, packet generation may stop earlier than expected. Implication: When this erratum occurs, the OutputOffset field (bits [62:32]) of the IA32\_RTIT\_OUTPUT\_MASK\_PTRS MSR (561H) holds a value that is less than the size of the output region which triggered the STOP condition; Intel PT analysis software should not attempt to decode packet data bytes beyond the OutputOffset. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF40** PEBS Eventing IP Field May be Incorrect After Not-Taken Branch Problem: When a PEBS (Precise-Event-Based-Sampling) record is logged immediately after a not-taken conditional branch (Jcc instruction), the Eventing IP field should contain the address of the first byte of the Jcc instruction. Due to this erratum, it may instead contain the address of the instruction preceding the Jcc instruction. Performance monitoring software using PEBS may incorrectly attribute PEBS events Implication: that occur on a Jcc to the preceding instruction. Workaround: None identified. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF41** Reading The Memory Destination of an Instruction That Begins an **HLE Transaction May Return The Original Value** An HLE (Hardware Lock Elision) transactional region begins with an instruction with the Problem: XACQUIRE prefix. Due to this erratum, reads from within the transactional region of the memory destination of that instruction may return the value that was in memory before the transactional region began. Implication: Due to this erratum, unpredictable system behavior may occur. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF42** Removed. **BDF43** Performance Monitoring Event INSTR\_RETIRED.ALL May Generate **Redundant PEBS Records For an Overflow** Due to this erratum, the performance monitoring feature PDIR (Precise Distribution of Problem: > Instructions Retired) for INSTR RETIRED.ALL (Event COH; Umask 01H) will generate redundant PEBS (Precise Event Based Sample) records for a counter overflow. This can occur if the lower 6 bits of the performance monitoring counter are not initialized or reset to 0, in the PEBS counter reset field of the DS Buffer Management Area. Implication: The performance monitor feature PDIR, may generate redundant PEBS records for an overflow. Workaround: Initialize or reset the counters such that lower 6 bits are 0. For the Steppings affected, see the Summary Tables of Changes. Status: BDF44 Reset During PECI Transaction May Cause a Machine Check Exception If a PECI transaction is interrupted by a warm reset, it may result in a machine check Problem: exception with MCACOD of 0x402. Implication: When this erratum occurs, the system becomes unresponsive and a machine check will be generated. Workaround: It is possible for the BIOS to contain a workaround for this erratum. For the Steppings affected, see the Summary Tables of Changes. Status: BDF45 Intel® Processor Trace (Intel® PT) MODE.Exec, PIP, and CBR Packets **Are Not Generated as Expected** Problem: The Intel® PT MODE.Exec (MODE packet - Execution mode leaf), PIP (Paging Information Packet), and CBR (Core: Bus Ratio) packets are generated at the following PSB+ (Packet Stream Boundary) event rather than at the time of the originating event as expected. Implication: The decoder may not be able to properly disassemble portions of the binary or interpret portions of the trace because many packets may be generated between the MODE.Exec, PIP, and CBR events and the following PSB+ event. Workaround: The processor inserts these packets as status packets in the PSB+ block. The decoder may have to skip forward to the next PSB+ block in the trace to obtain the proper updated information to continue decoding. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF46 Performance Monitor Instructions Retired Event May Not Count** Consistently Problem: The Performance Monitor Instructions Retired event (Event COH; Umask 00H) and the instruction retired fixed counter IA32 FIXED CTR0 MSR (309H) are used to count the number of instructions retired. Due to this erratum, certain internal conditions may cause the counter(s) to increment when no instruction has retired or to intermittently not increment when instructions have retired. A performance counter counting instructions retired may over count or under count. Implication: The count may not be consistent between multiple executions of the same code. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF47** General-Purpose Performance Counters May be Inaccurate with Any **Thread** Problem: The IA32 PMCx MSR (C1H - C8H) general-purpose performance counters may report inaccurate counts when the associated event selection IA32\_PERFEVTSELx MSR's (186H - 18DH) AnyThread field (bit 21) is set and either. Implication: Due to this erratum, IA32\_PMCx counters may be inaccurate. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF48 An Invalid LBR May Be Recorded Following a Transactional Abort Problem: Use of Intel<sup>®</sup> Transactional Synchronization Extensions may result in a transactional abort. If an abort occurs immediately following a branch instruction, an invalid LBR (Last Branch Record) may be recorded before the LBR produced by the abort. Implication: The invalid LBR may interfere with execution path reconstruction prior to the transactional abort. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF49 Executing an RSM Instruction With Intel® Processor Trace Enabled Will Signal a #GP Problem: Upon delivery of an SMI (System Management Interrupt), the processor saves and then clears TraceEn in the IA32\_RTIT\_CTL MSR (570H), thus disabling Intel® Processor Trace (Intel® PT). If the SMI handler enables Intel PT and it remains enabled when an RSM instruction is executed, a shutdown event should occur. Due to this erratum, the processor does not shutdown but instead generates a #GP (general-protection exception). Implication: When this erratum occurs, a #GP will be signaled. Workaround: If software enables Intel PT in system-management mode, it should disable Intel® PT before executing RSM. Status: For the Steppings affected, see the Summary Tables of Changes. BDF50 Intel® Processor Trace PIP May be Unexpectedly Generated Problem: When Intel® Processor Trace is enabled, PSB+ (Packet Stream Boundary) packets may include a PIP (Paging Information Packet) even though the OS field (bit 2) of IA32\_RTIT\_CTL MSR (570H) is 0. Implication: When this erratum occurs, user-mode tracing (indicated by IA32 RTIT CTL.OS = 0) may include CR3 address information. This may be an undesirable leakage of kernel information. Workaround: It is possible for BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF51 Processor Core Ratio Changes While in Probe Mode May Result in a Hang Problem: If a processor core ratio change occurs while the processor is in probe mode, the system may hang. Implication: Due to this erratum, the processor may hang. Workaround: None identified. Processor core ratio changes may be disabled to avoid this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF52** Processor Does Not Check IRTE Reserved Bits Problem: As per the Intel® Virtualization Technology for Directed I/O (Intel® VT-d) specification, bits 63:HAW (Host Address Width) of the Posted Interrupt Descriptor Upper Address field in the IRTE (Interrupt Remapping Table Entry) must be checked for a value of 0; violations must be reported as an interrupt-remapping fault. Due to this erratum, hardware does not perform this check and does not signal an interrupt-remapping fault on violations. Implication: If software improperly programs the reserved address bits of posted interrupt descriptor upper address in the IRTE to a value other than zero, hardware will not detect and report the violation. Workaround: Software must ensure posted interrupt address bits 63:HAW in the IRTE are zero. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF53** PCIe\* TPH Request Capability Structure Incorrectly Advertises Device **Specific Mode as Supported** Problem: The TPH (Transaction layer packet Processing Hints) Requester Capability Structure (PCI Express Extended Capability ID type 0017H) incorrectly reports that Device Specific Mode is supported in its TPH Requester Capability Register (bit 2 at offset 04H in the capability structure). Implication: The processor supports only No ST (Steering Tag) Mode. The PCI Express Base Specification allows, in this instance, the TPH Requester Capability Structure's TPH Requester Control Register (at offset 08H) bits 2:0 to be hardwired to '000', forcing No ST Mode. Advertising Device Specific Mode but forcing No ST Mode is a violation of the PCI Express Base Specification (and may be reported as a compliance issue). Intel has not observed this erratum to impact the operation of any commercially available system. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF54 Package C3 State or Deeper May Lead to a Reset Problem: Due to this erratum, the processor may reset and signal a Machine Check error with a IA32\_MCi\_STATUS.MCACOD value of 0400H when in Package C3 state or deeper. Implication: When this erratum occurs, the processor will reset and report an uncorrectable machine check error. Workaround: A BIOS code change has been identified and may be implemented as a workaround for this erratum. It is possible for the BIOS to contain a workaround for this erratum Status: For the Steppings affected, see the Summary Tables of Changes. BDF55 VMX-Preemption Timer May Stop Operating When ACC is Enabled Problem: When the MSR\_PKG\_CST\_CONFIG\_CONTROL.ACC\_Enable bit (MSR E2H, bit 16) is set, the VMX-preemption timer is not decremented in the HLT state. Implication: When ACC (Autonomous C-State Control) is enabled, the VMX-preemption timer may not cause a VM exit when expected. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the *Summary Tables of Changes*. BDF56 Intel® Advanced Vector Extensions (Intel® AVX) Workloads May **Exceed ICCMAX Limits** Problem: Intel AVX workloads require a reduced maximum turbo ratio. Due to this erratum, the Intel AVX turbo ratio is higher than expected which may cause the processor to exceed ICCMAX limits and lead to unpredictable system behavior. Implication: Due to this erratum, the processor may exhibit unpredictable system behavior. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF57 Writing MSR\_ERROR\_CONTROL May Cause a #GP Problem: A WRMSR that attempts to set MODE1\_MEMERROR\_REPORT field (bit 1) and/or MEM\_CORRERR\_LOGGING\_DISABLE field (bit 5) of the MSR\_ERROR\_CONTROL MSR (17FH) may incorrectly cause a #GP (General Protection exception). Implication: Due to this erratum, if BIOS attempts to change the value of the listed bits, a #GP may occur. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF58 Enabling ACC in VMX Non-Root Operation May Cause System **Instability** Problem: ACC (Autonomous C-State Control) is enabled by setting ACC\_Enable (bit 16) of MSR\_PKG\_CST\_CONFIG\_CONTROL (E2H) to '1'. If ACC is enabled while the processor is in VMX non-root operation, an unexpected VM exit, a machine check, or unpredictable system behavior may result. Implication: Enabling ACC may lead to system instability. Workaround: None identified. BIOS should not enable ACC. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF59** A Spurious Patrol Scrub Error May be Logged Problem: When a memory ECC error occurs, a spurious patrol scrub error may also be logged on another memory channel. Implication: A patrol scrub correctable error may be incorrectly logged. Workaround: The Home Agent error registers and correctable error count registers (Bus 1; Device 20; Function 2; Offset 104-110) provides accurate error information. Status: For the Steppings affected, see the Summary Tables of Changes. BDF60 Performance Monitoring Counters May Produce Incorrect Results for BR INST\_RETIRED Event on Logical Processor. Problem: Performance monitoring event BR\_INST\_RETIRED (C4H) counts retired branch instructions. Due to this erratum, when operating on logical processor 1 of any core, BR\_INST\_RETIRED.FAR\_BRANCH (Event C4H; Umask 40H) and BR\_INST\_RETIRED. ALL\_BRANCHES (Event C4H; Umask 04H) may count incorrectly. Logical processor 0 of all cores and cores with SMT disabled are not affected by this erratum. Implication: Due to this erratum, certain performance monitoring event may produce unreliable results when SMT is enabled. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF61 Removed. BDF62 Processor Instability May Occur When Using The PECI RdIAMSR **Command** Problem: Under certain circumstances, reading a machine check register using the PECI (Platform Environmental Control Interface) RdIAMSR command may result in a machine check, processor hang or shutdown. Implication: Machine check, hang or shutdown may be observed when using the PECI RdIAMSR command. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF63 A #VE May Not Invalidate Cached Translation Information Problem: An EPT (Extended Page Table) violation that causes a #VE (virtualization exception) may not invalidate the guest-physical mappings that were used to translate the guest- physical address that caused the EPT violation. Implication: Due to this erratum, the system may hang. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF64 Package C-state Transitions While Inband PECI Accesses Are in **Progress May Cause Performance Degradation** Problem: When a Package C-state transition occurs at the same time an inband PECI transaction occurs, PROCHOT# may be incorrectly asserted. Implication: Incorrect assertion of PROCHOT# reduces the core frequency to the minimum operating frequency of 1.2 GHz resulting in persistent performance degradation. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: BDF65 Attempting Concurrent Enabling of Intel® Processor Trace (Intel® PT) With LBR, BTS, or BTM Results in a #GP Problem: If LBR (Last Branch Records), BTS (Branch Trace Store), or BTM (Branch Trace Messages) are enabled in the IA32\_DEBUGCTL MSR (1D9H), an attempt to enable Intel PT (Intel® Processor Trace) in IA32\_RTIT\_CTL MSR (570H) results in a #GP (general protection exception). (Note that the BTM enable bit in IA32\_DEBUGCTL MSR is named "TR".) Correspondingly, if Intel PT was previously enabled when an attempt is made to enable LBR, BTS, or BTM, a #GP will occur. Implication: An unexpected #GP may occur when concurrently enabling any one of LBR, BTS, or BTM with Intel PT. Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. BDF66 A DDR4 C/A Parity Error in Lockstep Mode May Result in a Spurious **Uncorrectable Error** Problem: If a memory C/A (Command/Address) parity error occurs while the memory subsystem is configured in lockstep mode then the channel that observed the error will properly log the error but the associated channel in lockstep will incorrectly log an uncorrectable error in its IA32\_MCi\_STATUS MSR. Implication: Due to this erratum, incorrect logging of an uncorrectable memory error in IA32\_MCi\_STATUS may occur. Status: A BIOS code change has been identified and may be implemented as a workaround for this erratum BDF67 Cores May be Unable to Reach Maximum Turbo Frequency Problem: Due to this erratum, processors with more than ten cores may be limited to less than the specified maximum turbo frequency. Implication: When this erratum occurs, the processor performance is reduced.Workaround: It is possible for the BIOS to contain a workaround for this erratum.Status: For the Steppings affected, see the Summary Tables of Changes. BDF68 PEBS Record May Be Generated After Being Disabled Problem: A performance monitoring counter may generate a PEBS (Precise Event Based Sampling) record after disabling PEBS or the performance monitoring counter by clearing the corresponding enable bit in IA32\_PEBS\_ENABLE MSR (3F1H) or IA32 PERF GLOBAL CTRL MSR (38FH). A PEBS record generated after a VMX transition will store into memory according to the Implication: post-transition DS (Debug Store) configuration. These stores may be unexpected if PEBS is not enabled following the transition. Workaround: It is possible for the BIOS to contain a workaround for this erratum. A software workaround is possible through disallowing PEBS during VMX non-root operation and disabling PEBS prior to VM entry. For the Steppings affected, see the Summary Tables of Changes. Status: **BDF69** Software Using Intel® TSX May Behave Unpredictably Problem: Under a complex set of internal timing conditions and system events, software using the Intel TSX (Transactional Synchronization Extensions) instructions may behave unpredictably. This erratum may result in unpredictable behavior of the software using TSX. Implication: Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF70** Some E5-1607V4 And E5-1603V4 Parts Will Incorrectly Report **Support For DDR4-2400** Some E5-1607V4 and E5-1603V4 parts will incorrectly report that they support DDR4-Problem: 2400. Using DDR4-2400 DIMMs may result in unpredictable system behavior. Implication: System may operate their memory sub-systems at DDR4-2400 rather than DDR4- 2133. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. PROCHOT# Assertion During Warm Reset May Cause Persistent **BDF71** **Performance Reduction** Problem: Assertion of PROCHOT# after RESET# de-assertion but before BIOS has completed reset initialization (indicated by CPL3) may result in persistent processor throttling. Asserting PROCHOT# during and after RESET# assertion for FRB (Fault Resilient Boot) tri-stating of the processor is not affected by this erratum. When this erratum occurs, the resultant persistent throttling substantially reduces the Implication: processor's performance. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF72** Data Breakpoint Coincident With a Machine Check Exception May be Lost Problem: If a data breakpoint occurs coincident with a machine check exception, then the data breakpoint may be lost. Due to this erratum, a valid data breakpoint may be lost. Implication: Workaround: None identified. Status: For the Steppings affected, see the Summary Tables of Changes. **Internal Parity Errors May Incorrectly Report Overflow in the BDF73** **IA32 MCO STATUS MSR** Problem: Due to this erratum, an uncorrectable internal parity error with an > IA32\_MC0\_STATUS.MCACOD (bits [15:0]) value of 0005H may incorrectly set the IA32\_MC0\_STATUS.OVER flag (bit 62) indicating an overflow when a single error has been observed. Implication: IA32 MC0 STATUS.OVER may not accurately indicate multiple occurrences of errors. There is no other impact to normal processor functionality. Workaround: None identified For the Steppings affected, see the Summary Tables of Changes. Status: **BDF74** Incorrect VMCS Used for PML-Index field on VMX Transitions Into and **Out of SMM** The PML (Page Modification Log) index field is saved to an incorrect VMCS on an SMM Problem: VM exit. VM entries that return from SMM restore the PML-index field from that same incorrect VMCS. Implication: The PML-index field is correctly maintained for expected use cases, in which the STM (SMM-transfer monitor) does not access the PML-index field in the SMM VMCS. If the STM uses VMREAD to read the field, it will get an incorrect value. In addition, the processor will ignore any modification of the field that the STM makes using VMWRITE. Intel has not observed this erratum to impact any commercially available software. Workaround: None identified. To access the PML-index field, STM software should first load the current-VMCS pointer with a pointer to the executive VMCS. Status: For the Steppings affected, see the Summary Tables of Changes. Certain Microcode Updates May Result in Incorrect Throttling Causing **BDF75** **Reduced System Performance** Microcode updates with signature less than 0B000017 loaded by the operating system Problem: may result in excessive and persistent throttling that significantly reduces system performance. When this erratum occurs, reduced performance may occur, concurrent with an incorrect assertion of the PROCHOT# signal. Implication: Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. **BDF76** An Intel® Hyper-Threading Technology Enabled Processor May Exhibit **Internal Parity Errors or Unpredictable System Behavior** Problem: Under a complex series of microarchitectural events while running Intel Hyper- Threading Technology, a correctable internal parity error or unpredictable system behavior may occur. A correctable error (IA32 MC0 STATUS.MCACOD=0005H and Implication: IA32 MC0 STATUS.MSCOD=0001H) may be logged. The unpredictable system behavior frequently leads to faults (e.g. #UD, #PF, #GP). Workaround: It is possible for the BIOS to contain a workaround for this erratum. For the Steppings affected, see the Summary Tables of Changes. Status: **Inband PECI Concurrent With OS Patch Load May Result in Incorrect BDF77** **Throttling Causing Reduced System Performance** Microcode updates loaded by the operating system may result in excessive and Problem: persistent throttling that significantly reduces system performance. Implication: When this erratum occurs, performance may be reduced, concurrent with an incorrect assertion of the PROCHOT# signal. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF78 Writing The IIO\_LLC\_WAYS MSR Results in an Incorrect Value Problem: Writing the IIO LLC WAYS MSR (C8Bh) always sets bits [1:0] regardless of the value written. Implication: IIO cache way allocation may not act as intended. Intel has not seen any functional failure due to this erratum. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF79 Turbo May Be Delayed After Exiting C6 When Using HWP Problem: Due to this erratum, enabling HWP (Hardware-Controlled Performance States) by setting bit 0 of IA32\_PM\_ENABLE (MSR 770H) may lead to an unexpected delay in reaching turbo frequencies after a core exits C6 sleep state. This erratum does not occur when HWP is not enabled. Implication: When this erratum occurs, enabling HWP may lead to a visible reduction of system performance. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF80 IA32\_MC4\_STATUS.VAL May be Incorrectly Cleared by Warm Reset Problem: Due to this erratum, the IA32\_MC4\_STATUS. VAL (MSR 411H, bit 63) may be incorrectly cleared by a warm reset. Implication: Software may be unaware that a machine check occurred before the warm reset. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: For the Steppings affected, see the Summary Tables of Changes. BDF81 Interrupt Remapping May Lead to a System Hang Problem: Under complex micro-architectural conditions, back-to-back interrupt requests when interrupt remapping is enabled may lead to a system hang. Implication: When this erratum occurs, the system hang may be associated with a queued invalidation of the IOAPIC that does not complete. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: None Identified. BDF82 MEM\_HOT\_C23\_N DIMM Temperature Reporting Does Not Function Correctly Problem: On single HA (Home Agent) systems, the MEM\_HOT\_C23\_N signal can be configured as an output signal that is asserted when a DIMM temperature exceeds the throttle threshold (c.f. dimm\_temp\_th CSRs at Bus: 1; Device: 20; Function: 0,1; Offset: 120H, 124H). Due to this erratum, MEM\_HOT\_C23\_N is not asserted when it should be. Implication: Platforms that rely on the MEM\_HOT\_C23\_N for DIMM temperature-based throttling will not behave as expected, potentially leading to unpredictable system behavior, excessive DIMM aging, and DIMM failure. This erratum does not affect MEM\_HOT\_C23\_N when configured as an input. Workaround: Single HA platforms should use Open Loop Thermal Throttling for DIMM temperature control, use MEM\_HOT\_C01\_N as a proxy for MEM\_HOT\_C23\_N, or have the BMC (or other external agent) periodically read the DIMM temperature via PECI then use the $\label{lem:mem_hot_c23_N signal as an input to throttle DIMM activity as needed. See Grantley Platform Design Guide Rev. 2.2, IBL ID: 506549 for further details.$ Status: For the Steppings affected, see the Summary Tables of Changes. **BDF83** Bi-Directional PCIe\* Posted Transactions May Lead to System Hang Certain bi-directional PCIe posted traffic patterns between CPU nodes may lead to a Problem: loss of flow control credits resulting in a link hang. Implication: Deadlock on a PCIe link may result in a system hang. A BIOS code change has been identified and may be implemented as a workaround for Workaround: this erratum. Status: For the Steppings affected, see the Summary Tables of Changes **BDF84 Excessive Uncorrected and Corrected Memory Errors May Occur** Following S3 Resume or Warm Reset Problem: Following S3 resume or warm reset, uncorrected and corrected memory errors may occur. Implication: When this erratum occurs, the system will log correctable errors, signal a machine check, or shut down. Workaround: A BIOS code change has been identified and may be implemented as a workaround for this erratum. For the Steppings affected, see the Summary Tables of Changes. Status: Writing MSR\_LASTBRANCH\_x\_FROM\_IP May #GP When Intel® TSX is **BDF85** **Not Supported** Due to this erratum, on processors that do not support Intel TSX (Intel® Transactional Problem: Synchronization Extensions) (CPUID.07H.EBX bits 4 and 11 are both zero), writes to MSR LASTBRANCH x FROM IP (MSR 680H to 68FH) may #GP unless bits[62:61] are equal to bit[47]. The value read from MSR\_LASTBRANCH\_x\_FROM\_IP is unaffected by this erratum; bits Implication: [62:61] contain IN\_TSX and TSX\_ABORT information respectively. Software restoring these MSRs from saved values are subject to this erratum. Before writing MSR\_LASTBRANCH\_x\_FROM\_IP, ensure the value being written has Workaround: bit[47] replicated in bits[62:61]. This is most easily accomplished by sign extending from bit[47] to bits[62:48]. For the Steppings affected, see the Summary Tables of Changes. Status: δ